# Project 82: Decimal FPU

A Comprehensive Study of Advanced Digital Circuits

By: Abhishek Sharma , Gati Goyal, Nikunj Agrawal, Ayush Jain

Documentation Specialist: Dhruv Patel, Nandini Maheshwari

Created By teath applied

# ${\bf Contents}$

| 1          | Introduction                                                                                                                                                                                                                                                                                                                                                              | 0                                            |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| 2          | Key Concepts of Decimal Floating Point Unit (DFPU)2.11. Decimal Representation2.22. IEEE Standardization2.33. Precision and Range2.44. Arithmetic Operations2.55. Rounding Modes2.66. Special Values and Exceptions2.77. Applications                                                                                                                                     | 3<br>3<br>3<br>3<br>3<br>4                   |
| 3          | Steps in Decimal Floating Point Unit (DFPU) Operation3.11. Input Parsing and Format Conversion3.22. Exponent Alignment3.33. Arithmetic Operations on Significands3.44. Normalization of Results3.55. Rounding According to Mode3.66. Handling Special Cases3.77. Output Formatting3.88. Final Output of Decimal Results                                                   | 4<br>4<br>4<br>4<br>4<br>5<br>5              |
| 4          | Reasons to Choose Decimal Floating Point Unit (DFPU)  4.1 1. Accurate Decimal Representation 4.2 2. Compliance with Standards 4.3 3. Support for Multiple Precision Formats 4.4 4. High Performance in Financial Applications 4.5 5. Reduction of Rounding Errors 4.6 6. Enhanced Error Handling 4.7 7. Versatility Across Domains                                        | 5<br>5<br>5<br>5<br>5<br>6<br>6              |
| <b>5 6</b> | SystemVerilog Code Testbench                                                                                                                                                                                                                                                                                                                                              | 6<br>7                                       |
| 7          | Conclusion                                                                                                                                                                                                                                                                                                                                                                | 9                                            |
| 8          |                                                                                                                                                                                                                                                                                                                                                                           | 10                                           |
| 9          | 9.2 2. What are the advantages of using a DFPU?  9.3 3. How is decimal floating point different from binary floating point?  9.4 4. In what applications are DFPUs commonly used?  9.5 5. What is the typical performance of a DFPU compared to a binary FPU?  9.6 6. How does a DFPU handle rounding and precision?  9.7 7. What are some challenges in designing DFPUs? | 11<br>11<br>11<br>11<br>11<br>11<br>11<br>11 |

#### 1 Introduction

A Decimal Floating Point Unit (DFPU) is a specialized hardware component designed for performing arithmetic operations on decimal numbers using floating-point representation. Unlike binary FPUs, DFUs accurately represent decimal fractions, making them ideal for financial and scientific applications where precision is crucial. Standardized by IEEE 754-2008, they support multiple formats and operations, including addition, subtraction, multiplication, and division. DFUs enhance computational accuracy and efficiency, reducing rounding errors associated with binary representations, and are vital in industries that require exact decimal arithmetic.

# 2 Key Concepts of Decimal Floating Point Unit (DFPU)

#### 2.1 1. Decimal Representation

- Utilizes base-10 representation to accurately handle decimal fractions, crucial for financial and scientific applications.
- Ensures precise computation without the rounding errors typical in binary floating-point representations.

#### 2.2 2. IEEE Standardization

- Follows the IEEE 754-2008 standard for decimal floating-point arithmetic, ensuring consistency across different systems.
- Defines formats for decimal representation, operations, and rounding modes to maintain accuracy.

### 2.3 3. Precision and Range

- Supports multiple precision levels, including 32-bit and 64-bit formats, accommodating various application requirements.
- Allows for the representation of very large or very small decimal numbers without loss of precision.

# 2.4 4. Arithmetic Operations

- Performs fundamental operations such as addition, subtraction, multiplication, and division on decimal numbers.
- Can handle complex calculations, including square roots and conversions between decimal and binary formats.

# 2.5 5. Rounding Modes

- Implements various rounding modes defined in the IEEE standard, such as round-to-nearest and round-toward-zero.
- Minimizes precision loss during arithmetic operations, ensuring stable results.

# 2.6 6. Special Values and Exceptions

- Manages special values like infinity, NaN, and denormalized numbers as specified by the IEEE standard.
- Provides exception handling for overflow, underflow, and invalid operations to maintain reliable computations.

#### 2.7 7. Applications

- Critical in finance, accounting, and scientific computations where precise decimal arithmetic is essential.
- Enhances performance in applications like data analysis, machine learning, and high-precision calculations.

# 3 Steps in Decimal Floating Point Unit (DFPU) Operation

#### 3.1 1. Input Parsing and Format Conversion

- Receives decimal numbers, each formatted according to the IEEE 754 decimal floating-point standard.
- Splits each number into sign, exponent, and significand (mantissa) fields for processing.

#### 3.2 2. Exponent Alignment

- For addition or subtraction, aligns the exponents of the input numbers by adjusting the significand of the smaller exponent.
- Ensures consistent scaling for precise decimal arithmetic operations.

#### 3.3 3. Arithmetic Operations on Significands

- Simultaneously performs the selected arithmetic operation (addition, subtraction, multiplication, or division) on the significands.
- Achieves high throughput by handling multiple operations in parallel, leveraging DFPU architecture

#### 3.4 4. Normalization of Results

- Normalizes each result by adjusting the significand and updating the exponent to conform to the IEEE 754 decimal format.
- Maintains precision by ensuring that each decimal number is represented in its canonical form.

# 3.5 5. Rounding According to Mode

- Applies rounding to each result based on the specified rounding mode, such as round-to-nearest or round-toward-zero.
- Ensures accuracy and consistency in the final results after arithmetic operations.

# 3.6 6. Handling Special Cases

- Checks for special cases, including NaN, infinity, and denormalized numbers, and processes them accordingly.
- Ensures that results adhere to IEEE 754 standards, maintaining reliability even during exceptional conditions.

#### 3.7 7. Output Formatting

- Reassembles each result into a standard decimal floating-point representation, including the sign, exponent, and significand.
- Prepares the results for output in a format suitable for further computation or storage.

#### 3.8 8. Final Output of Decimal Results

- Outputs the final results, with each number representing a computed decimal floating-point value.
- Facilitates integration of results into larger systems or for additional processing.

# 4 Reasons to Choose Decimal Floating Point Unit (DFPU)

#### 4.1 1. Accurate Decimal Representation

- DFUs accurately represent decimal fractions, reducing rounding errors associated with binary floating-point arithmetic.
- Ideal for applications like financial calculations where precision is crucial.

#### 4.2 2. Compliance with Standards

- DFUs adhere to the IEEE 754-2008 standard for decimal floating-point arithmetic, ensuring consistency across systems.
- Standardization facilitates interoperability and reliability in computations.

# 4.3 3. Support for Multiple Precision Formats

- DFUs offer various precision levels, including 32-bit and 64-bit formats, catering to diverse application needs.
- This flexibility allows for both high precision and performance optimization based on specific use cases.

# 4.4 4. High Performance in Financial Applications

- Optimized for tasks that require high throughput and accuracy in decimal operations, making them suitable for banking and finance.
- Capable of handling complex calculations efficiently while maintaining decimal precision.

# 4.5 5. Reduction of Rounding Errors

- DFUs minimize rounding errors in arithmetic operations, leading to more reliable results in calculations.
- Essential for applications where even small inaccuracies can lead to significant financial discrepancies.

#### 4.6 6. Enhanced Error Handling

- DFUs provide robust error handling for special cases, such as NaN and infinity, ensuring reliable computations.
- This capability enhances stability in systems that require high levels of accuracy and consistency.

#### 4.7 7. Versatility Across Domains

- Applicable in various fields, including finance, scientific computing, and data analytics, where precise decimal calculations are necessary.
- Versatility allows DFUs to be integrated into a wide range of applications, enhancing their utility.

# 5 SystemVerilog Code

Listing 1: Decimal FPU RTL Code

```
1 module decimal_fpu (
      input logic [31:0] a,
                                         // 32-bit floating-point input a
                                         // 32-bit floating-point input b
      input logic [31:0] b,
      input logic [1:0] operation,
                                         // operation code: 00 = add, 01
         = subtract
                                       // 32-bit floating-point result
      output logic [31:0] result,
      output logic valid
                                         // validity of the result
7 );
      logic [7:0] exp_a, exp_b, exp_result;
      logic [23:0] mant_a, mant_b, mant_result;
10
      logic sign_a, sign_b, sign_result;
      logic [7:0] exp_diff;
      logic [24:0] aligned_mant_a, aligned_mant_b;
14
      // Extract the sign, exponent, and mantissa from inputs
      assign sign_a = a[31];
      assign exp_a = a[30:23];
      assign mant_a = {1'b1, a[22:0]}; // Implicit leading 1 for
18
         normalized values
19
      assign sign_b = b[31];
      assign exp_b = b[30:23];
21
      assign mant_b = {1'b1, b[22:0]};
22
      always_comb begin
          // Initial defaults
25
          valid = 1'b1;
26
          sign_result = 0;
          exp_result = 0;
          mant_result = 0;
          // Align the exponents
          if (exp_a > exp_b) begin
32
              exp_diff = exp_a - exp_b;
33
              aligned_mant_b = mant_b >> exp_diff;
              aligned_mant_a = mant_a;
              exp_result = exp_a;
          end else begin
              exp_diff = exp_b - exp_a;
```

```
aligned_mant_a = mant_a >> exp_diff;
39
              aligned_mant_b = mant_b;
              exp_result = exp_b;
          end
42
          // Perform addition or subtraction based on signs and operation
          case (operation)
              2'b00: begin // Addition
46
                   if (sign_a == sign_b) begin
                       mant_result = aligned_mant_a + aligned_mant_b;
                       sign_result = sign_a;
                   end else if (aligned_mant_a > aligned_mant_b) begin
50
                       mant_result = aligned_mant_a - aligned_mant_b;
                       sign_result = sign_a;
                   end else begin
                       mant_result = aligned_mant_b - aligned_mant_a;
54
                       sign_result = sign_b;
                   end
              \verb"end"
              2'b01: begin // Subtraction
                   if (sign_a != sign_b) begin
                       mant_result = aligned_mant_a + aligned_mant_b;
                       sign_result = sign_a;
61
                   end else if (aligned_mant_a > aligned_mant_b) begin
62
                       mant_result = aligned_mant_a - aligned_mant_b;
                       sign_result = sign_a;
                   end else begin
65
                       mant_result = aligned_mant_b - aligned_mant_a;
                       sign_result = ~sign_b;
                   end
              end
69
              default: begin
70
                   mant_result = 0;
                   sign_result = 0;
72
                   exp_result = 0;
73
                   valid = 1'b0;
              end
          endcase
76
          // Normalize result if needed
          if (mant_result[24]) begin // Overflow in mantissa
              mant_result = mant_result >> 1;
              exp_result = exp_result + 1;
          end else if (mant_result[23] == 0 && mant_result != 0) begin
              // Underflow
              mant_result = mant_result << 1;</pre>
83
              exp_result = exp_result - 1;
84
          end
          // Pack the result back into 32-bit floating-point format
          result = {sign_result, exp_result, mant_result[22:0]};
      end
90 endmodule
```

#### 6 Testbench



Figure 1: Schematic of Decimal FPU



Figure 2: Synthesis of Decimal FPU

Listing 2: Decimal FPU Testbench

```
n module tb_decimal_fpu;
      logic [31:0] a, b, result;
      logic [1:0] operation;
      logic valid;
      // Instantiate the FPU
      decimal_fpu dut (
          .a(a),
          .b(b),
          .operation(operation),
          .result(result),
          .valid(valid)
      );
13
14
      initial begin
          // Test case 1: Add 3.0 and 2.0
          a = 32'h40400000; // 3.0 in IEEE 754
                             // 2.0 in IEEE 754
          b = 32, h40000000;
18
          operation = 2'b00; // Add
19
          #10;
          display("Test 1 - Add: a = \%h, b = \%h, result = \%h, valid = \%h
             %b", a, b, result, valid);
          // Test case 2: Subtract 3.0 - 2.0
          a = 32'h40400000; // 3.0 in IEEE 754
                             // 2.0 in IEEE 754
          b = 32, h40000000;
          operation = 2'b01; // Subtract
          #10:
          $display("Test 2 - Sub: a = %h, b = %h, result = %h, valid =
             %b", a, b, result, valid);
          // Test case 3: Large values (Infinity cases)
          a = 32'h7F800000; // Infinity in IEEE 754
31
                             // Infinity in IEEE 754
          b = 32, h7F800000;
32
          operation = 2'b00; // Add
          #10;
          $display("Test 3 - Add (Infinity): a = %h, b = %h, result =
             h, valid = b, a, b, result, valid;
          // Test case 4: Invalid operation
          a = 32'h40400000; // 3.0 in IEEE 754
                             // 2.0 in IEEE 754
          b = 32, h40000000;
39
          operation = 2'b10; // Invalid operation
          #10;
          $display("Test 4 - Invalid Op: a = %h, b = %h, result = %h,
42
             valid = %b", a, b, result, valid);
          $finish;
      end
46 endmodule
```

#### 7 Conclusion

In conclusion, Decimal Floating Point Units (DFPUs) play a critical role in modern computing by providing accurate and efficient arithmetic operations on decimal numbers. Their ability to represent decimal

fractions precisely makes them indispensable in applications where numerical accuracy is paramount, such as finance, scientific calculations, and data analysis. By adhering to the IEEE 754-2008 standard, DFPUs ensure consistent performance and interoperability across various platforms. Furthermore, their support for multiple precision formats, robust error handling, and reduced rounding errors enhance their utility in high-performance computing environments. As industries increasingly rely on precise calculations, the adoption of DFPUs will continue to grow, driving advancements in both hardware design and algorithm development. Ultimately, DFPUs represent a significant step forward in achieving reliable and efficient decimal arithmetic in computing systems.



Figure 3: Simulation of Decimal FPU

#### 8 References

- Bauman, D. J., and Liu, J. Decimal Floating-Point: An Implementation of the IEEE 754-2008 Standard. IEEE Computer Society, 2010.
  - DOI: https://doi.org/10.1109/ICCAD.2010.5658836.
- IEEE Standards Association. *IEEE Standard for Floating-Point Arithmetic*, *IEEE* 754-2008. IEEE, 2008.
  - DOI: https://doi.org/10.1109/IEEESTD.2008.4610935.
- Gibbons, P. B., and R. K. S. "Decimal Floating Point: Algorithms and Implementations." *ACM Transactions on Mathematical Software*, vol. 41, no. 4, 2015. DOI: https://doi.org/10.1145/2743982.
- $\bullet$  Norrie, K. A. Floating Point Arithmetic in Java and C++. 2nd ed., Springer, 2016. ISBN: 9783319390010.
- Lechner, C., and T. W. "A High-Performance Decimal Floating-Point Unit." *Proceedings of the 2012 IEEE International Conference on Computer Design*, 2012, pp. 232-238. DOI: https://doi.org/10.1109/ICCD.2012.6378762.
- Wang, D., and W. Q. "A Review of Decimal Floating Point in Modern Computing." Journal of Computational and Theoretical Nanoscience, vol. 15, no. 1, 2018, pp. 115-123.
   DOI: https://doi.org/10.1166/jctn.2018.7384.

• Intel Corporation. Intel 64 and IA-32 Architectures Software Developer's Manual. 2020. URL: https://software.intel.com/en-us/articles/intel-sdm.

# 9 Frequently Asked Questions (FAQ)

#### 9.1 1. What is a Decimal Floating Point Unit (DFPU)?

 A DFPU is a specialized processor unit designed to perform arithmetic operations on decimal floating-point numbers, ensuring high precision and accuracy in numerical computations. It adheres to the IEEE 754-2008 standard for decimal arithmetic, making it suitable for financial and scientific applications.

#### 9.2 2. What are the advantages of using a DFPU?

• DFPUs provide precise representation of decimal fractions, reducing rounding errors compared to binary floating-point units. They are particularly beneficial in applications that require high numerical accuracy, such as financial calculations and statistical data analysis.

# 9.3 3. How is decimal floating point different from binary floating point?

• Decimal floating point represents numbers in base 10, allowing for exact representation of decimal fractions, while binary floating point uses base 2, which can introduce rounding errors for certain decimal values. This difference makes DFPUs more suitable for applications involving currency and precise measurements.

# 9.4 4. In what applications are DFPUs commonly used?

DFPUs are commonly used in financial systems, scientific computing, data analytics, and any
applications that require accurate decimal arithmetic, such as accounting software and scientific
simulations.

# 9.5 5. What is the typical performance of a DFPU compared to a binary FPU?

• While DFPUs may not always match the raw speed of binary FPUs in some computations, their ability to handle decimal arithmetic with precision can lead to significant benefits in applications where accuracy is critical. The overall performance improvement depends on the specific use case and implementation.

# 9.6 6. How does a DFPU handle rounding and precision?

• DFPUs support various rounding modes defined by IEEE 754, such as round-to-nearest and round-toward-zero, to ensure consistent and accurate results. They also manage precision across decimal representations, minimizing cumulative rounding errors during calculations.

# 9.7 7. What are some challenges in designing DFPUs?

• Challenges include managing the complexity of decimal arithmetic, ensuring efficient execution of operations, and integrating DFPUs into existing architectures without significant overhead. Additionally, balancing precision with performance can be a critical design consideration.

#### 9.8 8. Can DFPUs be used in embedded systems?

• Yes, DFPUs can be integrated into embedded systems, particularly in applications requiring precise decimal calculations, such as financial transactions and data logging. However, designers must consider power consumption and area constraints during implementation.

Created By teath adhra